15-1 15-2 15-2 Interrupts External-Device Interrupts Hardware & Software Involved

Interrupt: (verb) the interruption of a CPU's normal processing . . .

... using a mechanism provided for this purpose.

Interrupt: (noun) ...

15-1

- $\dots$  (1) an event that causes an interrupt  $\dots$
- ... (2) the interface and CPU hardware implementing a particular interrupt level.

An interrupt can be any of the following:

- Interruption by an <u>external device</u>. In class, this is what is meant by interrupt.
- $\bullet$  Interruption by attempted  $\underline{\mathrm{illegal}}$  instruction or memory ac-

Also called exceptions.

- Interruption by timer within computer.
- "Interruption" by execution of a special instruction. Also called traps. (Used for system calls.)

In this set, external-device interrupt will be covered.

15-1 15-1 EE 4770 Lecture Transparency, Formatted 13:04, 13 April 1998 from Isli15.

• Computer Input, Called Interrupt Request (IRQ)

This was covered earlier in the semester.

Disk drive signaling that data is ready.

Usually several IRQs available. A single IRQ can be shared.

• External Event

Possible events

• Kernel Code Called Service Routine

Temperature exceeding limit.

Person pressing a button.

• Sensor, Conditioning Circuit, Etc.

Converts event to a logic level.

Attends to routine matters

 $\bullet$  Kernel Code Called  $H\!andler$ Called by service routine. Attends to cause of interrupt.

15-3 15-3

Interrupt Steps, Overview

Overview of Interrupt Activities

• Event occurs.

Detected by sensor.

- An IRQ asserted by conditioning-circuit output.
- When CPU allows interruption . . .
  - $\dots$  it finishes in-progress instructions  $\dots$
  - ... prevents (masks) other interrupts ...
  - ... and jumps to service routine.
- $\bullet$  Service routine . . .
- ... saves context ...
- ... determines source of interrupt ...
- ... and calls handler for interrupt source.
- Handler . . .
- $\dots$  stops interrupt  $\dots$
- $\dots$  and carries out interrupt-specific activities.
- After the handler returns . . .
- ... the service routine restores registers ...
- ... and any interrupted task resumed.

15-4 15-4

EE 4770 Lecture Transparency. Formatted 13:04, 13 April 1998 from Isli15.

## Software Interrupts

Exceptions

15-2

These are caused by illegal instructions, operands, and memory ac-

The service routine can usually determine the reason for the exception by examining a register.

The OS may stop the task or run a task-provided handler.

These will not be discussed further.

Traps

These are special instructions which work something like interrupts.

They are used for system calls, the type of system call is placed in a register before executing the trap.

After the trap is executed, the register's contents will be examined by the service routine.

These will not be discussed further.

15-4

15-2

|                                                                                                      |      | 10                                                                             |      |
|------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------|------|
| 15-5                                                                                                 | 15-5 | 15-6                                                                           | 15-6 |
| Interrupt Masking                                                                                    |      | Reasons For Ignoring Interrupts                                                |      |
| Please Do Not Disturb                                                                                |      | Already Handling Event                                                         |      |
| Untimely interruptions cause errors, etc.                                                            |      | Manipulating Shared Data                                                       |      |
| Therefore, interrupt requests sometimes temporarily ignored.  Ignored by masking the interrupts.     |      | Cannot stop in middlewithout confusing next reader of shared data.             |      |
|                                                                                                      |      | This is important, but not covered here.                                       |      |
| Mask Register                                                                                        |      | • Responding to Higher-Priority Event                                          |      |
| Interrupts masked using a mask register.                                                             |      | Done for performance reasons.                                                  |      |
| Mask register typically has one bit per IRQ line.  When bit is set, corresponding interrupt ignored. |      | The Non-Maskable Interrupt (NMI)                                               |      |
| (Ignored interrupts usually persist until unmasked.)                                                 |      | Interrupt that cannot be masked.                                               |      |
| Frequently, all interrupts masked.                                                                   |      | Used for events that, if ignored, will damage system.                          |      |
|                                                                                                      |      | NMI Usage                                                                      |      |
|                                                                                                      |      | Use of an NMI could also damage system, but hopefully less than ignoring NMI.  |      |
|                                                                                                      |      | NMIs also used to get control of "hung" system.                                |      |
|                                                                                                      |      | DOS/Windows 3.X and Macintosh users make frequent use of NMIs                  | i.   |
| 15-5 EE 4770 Lecture Transparency. Formatted 13-04, 13 April 1998 from Isli15.                       | 15-5 | 15-6 EE 4770 Lecture Transparency. Formatted 13:04, 13 April 1998 from Isil15. | 15-6 |
|                                                                                                      |      |                                                                                |      |
| 15-7                                                                                                 | 15-7 | 15-8                                                                           | 15-8 |
| (Strong) Interrupt Priority                                                                          |      | Interrupt Vector Table                                                         |      |
| , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                                              |      |                                                                                |      |
| IRQ Choice                                                                                           |      | The interrupt vector table (IVT) is                                            |      |
| Several IRQs can be simultaneously asserted.                                                         |      | used by the hardware                                                           |      |
| Hardware chooses using strong priority                                                               |      | to find an interrupt's service routine.                                        |      |
| a priority policy implemented by CPU interrupt hardware.                                             |      | IVT Structure                                                                  |      |
| Priorities Levels                                                                                    |      | Table of memory addresses                                                      |      |
| Usually based on labels of IRQ inputs.                                                               |      | kept in special place in memory.                                               |      |
| E.g., IRQ3 before IRQ2.                                                                              |      | One entry for each IRQ.                                                        |      |

Table entry points to IRQ's service routine.

## IVT Use

Suppose IRQi is asserted while unmasked:

 $\dots$  CPU will finish current instruction. . .

...will read address in entry i of IVT...

 $\ldots$  and jump to this address while switching to privileged mode.

15-8

About 10 levels typically available.

15-9 15-10 15-10

## Service Routine

Service Routine

First code executed after interrupt.

Prepares system for handler.

Service Routine Actions

- Context information saved.
- Some interrupts may be unmasked.

IRQ that caused interrupt is <u>not</u> unmasked.

(If it were the handler might never start.)

- Find source of interrupt. (Poll interrupts.)
- Start Handler

After handler finishes,

- $\bullet$  Returns mask to its previous value.
- Return to interrupted task.

Finding Interrupt Source

Called: interrupt polling.

Reason: an IRQ can be shared by interrupt sources.

Side Effect: A second round of priority, weak priority.

Interrupt Polling

Polling: checking external devices to determine interrupt source.

Procedure

Start with list of possible sources.

Use I/O port to check each source.

Note which sources are requesting interrupt.

First Come, Maybe First Served

Interrupts can happen any time.

Suppose interrupt X is asserted on IRQ1.

Moments later interrupt Y, also on IRQ1, is asserted.

Suppose the service routine checks Y before X.

Then Y—not X—serviced first.

(X serviced after Y).

15-9

EE 4770 Lecture Transparency. Formatted 13:04, 13 April 1998 from Isli15.

15-9

15-10

15-12

EE 4770 Lecture Transparency, Formatted 13:04, 13 April 1998 from Isli15.

15-10

15-12

15-11 15-11

Polling Sequence and Weak Priority

Order of checking is called  $polling\ sequence.$ 

Possible orders: round robin (with each interrupt source a class) or priority.

Priority implemented by polling sequence called weak priority.

Interrupt Source Choice

Polling creates something like a ready list.

Many different scheduling policies could be used, but ...

- ... since interrupt latency should be small ...
- ... only fast methods are used.

E.g., start handler for first active source found.

The Interrupt Hander

Interrupt handler: code written to attend to interrupt.

Interrupt handler must stop the interrupt  $\dots$ 

 $\dots$  and attend to event that caused the interrupt.

An interrupt handler should finish quickly  $\dots$ 

 $\dots$  because while it's running other interrupts may be blocked.

Blocked interrupts may miss deadlines . . .

 $\dots$  or result in unacceptable performance.

Options for interrupts requiring lengthy service.

Handler would attend to any time-critical parts . . .

- $\dots$  while remainder handled by either  $\dots$
- $\dots$  a second-level handler  $\dots$
- ... or a dæmon (or other type of) task.

Second-Level Handler

Definition: Code implementing second part of handler.

Can run with fewer interrupts masked.

Advantage: does not block higher-priority interrupts.

 ${\bf Two\text{-}Level\ Interrupts}$ 

Definition: interrupt using a second-level handler.  $\,$ 

15-11

15-11

15-12 EE 4770 Lecture Transparency. Formatted 13:04, 13

15-12

15-13 15-14 15-14 15-14

## End of Interruption

Suppose the handler has finished, and no other same-level interrupts are pending.

Then the interrupt mask is restored to its previous value.

In task-preemptive systems, the scheduler might be called before the task returns.

Otherwise, the interrupted task will resume.

Keyboard Example

How a pressed key on a keyboard results in a character stored in a user task's memory.

This does not describe any particular system.  $^{1}$ 

The Hardware

Keyboard consists of a grid of switches. Pressing a key closes a switch.

Keyboard hardware generates two outputs:

An interrupt request. This is asserted when any key changes state. Suppose this is connected to IRQ3.

A scan code. This is read through an I/O port.

The Software

The IRQ3 service routine.

The handler. This reads the scan code.

The server (on X-Window systems). This converts the code into an event, and sends a message, including the event, to the appropriate task.

The task. The code for which the key is intended.

<sup>1</sup> I made up some details.

15-13

EE 4770 Lecture Transparency. Formatted 13:04, 13 April 1998 from lsli15.

15-13

15-15

EE 4770 Lecture Transparency. Formatted 13:04, 13 April 1998 from lsli15.

15-14

15-15

Sequence of Events

- 1: A key is pressed.
- $2\colon \mathrm{IRQ}3$  line is asserted.
- ${\tt 3:}$  Interrupt starts if/when level 3 unmasked.
- $4\colon$  At start of interrupt all interrupts are masked.
- 5: Jump to address stored at entry 3 in IVT, starting the service routine.
- 6: Context saved and some interrupts are unmasked.
- $7\colon \operatorname{Poll}$  devices connected to IRQ 3.
- $8\colon \text{Poll results: keyboard requested an interrupt, so keyboard handler started.}$
- $9\colon \mathrm{Handler}\ \mathrm{reads}\ \mathrm{scan}\ \mathrm{code}\ \mathrm{from}\ \mathrm{I/O}\ \mathrm{port}.$
- 10: Handler takes whatever action is necessary to stop the interrupt.
- ${\tt 11:}$  Scan code translated into device-independent form, called a key code.
- 12: Key code written into an area of memory accessible to server.
- 13: Finally, the handler signals the server that a new key is available.
- 14: Handler returns to the service routine.
- 15: Service routine returns the mask to its state before the interrupt.
- 16: Service routine returns to the running task.

15-16

15-14

15-16

Later.

- $17\colon \mathrm{Server}\ \mathrm{task}\ \mathrm{moves}\ \mathrm{to}\ \mathsf{Run}\ \mathrm{state}.$
- $18\colon Server$  task reads key code and dispatches a message to relevant task.

Later.

- 19: Relevant task moves to **Run** state.
- $20\colon {\rm Finds}$  message containing key value.

The server's work in processing keyboard input could have been done by the handler.

However, that might result in poor performance because of the handler taking too long to run.

15-16